DESIGN AND SIMULATION OF BUILDING BLOCKS OF A LOW-DROPOUT VOLTAGE REGULATOR
Main Authors: | Wardhana, Arief Wisnu, Nugraha, Azis Wisnu Widhi, Atmojo, Eko, Fadli, Ari |
---|---|
Format: | Article info application/pdf eJournal |
Bahasa: | ind |
Terbitan: |
Departemen Teknik Elektro, Universitas Diponegoro
, 2022
|
Subjects: | |
Online Access: |
https://ejournal.undip.ac.id/index.php/transmisi/article/view/42601 https://ejournal.undip.ac.id/index.php/transmisi/article/view/42601/pdf |
Daftar Isi:
- Low dropout regulators (LDOs) are a simple and inexpensive way to regulate an output voltage that is powered from a higher voltage input [1]. An LDO regulator is a DC linear voltage regulator that can regulate the magnitude of the output voltage even when the supply voltage is very close to the output voltage. In this research paper, various building blocks of a CMOS-based low-dropout voltage regulator were designed and simulated using Multisim LIVE, an online circuit simulator. All of the building blocks were then combined to form the device. Based on the results of the simulation, several spesifications of the LDO were determined. Those are the LDO’s dropout voltage, its quiescent current, its load regulation, and its line regulation. At the end of the design process, during testing it can be shown that this LDO resulted in a dropout voltage of magnitude 200 mV at 200 mA load current which is quite a low dropout voltage. The design has a quiescent current of magnitude 300 , a load regulation of magnitude , and a line regulation of magnitude .