A BUS ENCODING TO REDUCE CROSSTALK NOISE EFFECT IN SYSTEM ON CHIP

Main Authors: J.Venkateswara Rao, A.V.N.Tilak
Format: Article eJournal
Terbitan: , 2011
Subjects:
SOC
Online Access: https://zenodo.org/record/1286675
ctrlnum 1286675
fullrecord <?xml version="1.0"?> <dc schemaLocation="http://www.openarchives.org/OAI/2.0/oai_dc/ http://www.openarchives.org/OAI/2.0/oai_dc.xsd"><creator>J.Venkateswara Rao</creator><creator>A.V.N.Tilak</creator><date>2011-06-30</date><description>This paper proposes a new bus coding scheme for reducing the crosstalk in System on chip(soc). As circuit geometries become smaller, wire interconnections become closer together and taller, thus increasing the cross-coupling capacitance between nets. At the same time, parasitic capacitance to the substrate becomes less as interconnections become narrower, and cell delays are reduced as transistors become smaller. With circuit geometries at 0.25 micron and above, substrate capacitance is usually the dominant effect. However, with geometries at 0.18 micron and below, the coupling capacitance between nets becomes significant, making crosstalk analysis increasingly important for accurate timing analysis. We show experimentally that the proposed codes allow reducing crosstalk delay by at least 14% based on available data.</description><identifier>https://zenodo.org/record/1286675</identifier><identifier>10.5121/vlsic.2011.2209</identifier><identifier>oai:zenodo.org:1286675</identifier><rights>info:eu-repo/semantics/openAccess</rights><rights>https://creativecommons.org/licenses/by/4.0/legalcode</rights><subject>Crosstalk</subject><subject>Encoding</subject><subject>parasitic</subject><subject>coupling Capacitance</subject><subject>SOC</subject><subject>micron</subject><subject>Forbidden Pattern free</subject><title>A BUS ENCODING TO REDUCE CROSSTALK NOISE EFFECT IN SYSTEM ON CHIP</title><type>Journal:Article</type><type>Journal:Article</type><recordID>1286675</recordID></dc>
format Journal:Article
Journal
Journal:eJournal
author J.Venkateswara Rao
A.V.N.Tilak
title A BUS ENCODING TO REDUCE CROSSTALK NOISE EFFECT IN SYSTEM ON CHIP
publishDate 2011
topic Crosstalk
Encoding
parasitic
coupling Capacitance
SOC
micron
Forbidden Pattern free
url https://zenodo.org/record/1286675
contents This paper proposes a new bus coding scheme for reducing the crosstalk in System on chip(soc). As circuit geometries become smaller, wire interconnections become closer together and taller, thus increasing the cross-coupling capacitance between nets. At the same time, parasitic capacitance to the substrate becomes less as interconnections become narrower, and cell delays are reduced as transistors become smaller. With circuit geometries at 0.25 micron and above, substrate capacitance is usually the dominant effect. However, with geometries at 0.18 micron and below, the coupling capacitance between nets becomes significant, making crosstalk analysis increasingly important for accurate timing analysis. We show experimentally that the proposed codes allow reducing crosstalk delay by at least 14% based on available data.
id IOS17403.1286675
institution Universitas PGRI Palembang
institution_id 189
institution_type library:university
library
library Perpustakaan Universitas PGRI Palembang
library_id 587
collection Marga Life in South Sumatra in the Past: Puyang Concept Sacrificed and Demythosized
repository_id 17403
city KOTA PALEMBANG
province SUMATERA SELATAN
repoId IOS17403
first_indexed 2022-07-26T03:58:29Z
last_indexed 2022-07-26T03:58:29Z
recordtype dc
merged_child_boolean 1
_version_ 1739482352838508544
score 17.538404