COMPUTATION OF FIELD PROGRAMMABLE CYCLIC REDUNDANCY CHECKS CIRCUIT ARCHITECTURE

Main Authors: Bennet, M.Anto, Ravali, Lakshmi, Sughapriya, T.R., Jenitta, J., Vaishnavi, K., Paree Alphonse, Priyanka
Format: Article
Terbitan: , 2017
Subjects:
Online Access: https://zenodo.org/record/1121965
ctrlnum 1121965
fullrecord <?xml version="1.0"?> <dc schemaLocation="http://www.openarchives.org/OAI/2.0/oai_dc/ http://www.openarchives.org/OAI/2.0/oai_dc.xsd"><creator>Bennet, M.Anto</creator><creator>Ravali, Lakshmi</creator><creator>Sughapriya, T.R.</creator><creator>Jenitta, J.</creator><creator>Vaishnavi, K.</creator><creator>Paree Alphonse, Priyanka</creator><date>2017-09-01</date><description>In this work we are going to simulate a field programmable cyclic redundancy check circuit architecture. The transmitted data or stored data must be free from error. The increased use of error correction techniques by digital communications designers has created a demand for tools to evaluate and exercise error correction coding approaches before they are committed to expensive ASICs or firmware. Cyclic redundancy check is an error detection method but it can be used only for a specific application. A field programmable circuit is one which enables a wide range of polynomial width and input port width to be used with in the same circuit. The parameters are reprogrammable and it is fully flexible. The circuit also consists of an embedded configuration controller that reduces the programming time and complexity. The hardware cost is reduced and the line speed is increased. The primary tool used is modelsim 6.1a.</description><identifier>https://zenodo.org/record/1121965</identifier><identifier>10.21307/ijssis-2017-267</identifier><identifier>oai:zenodo.org:1121965</identifier><rights>info:eu-repo/semantics/openAccess</rights><rights>https://creativecommons.org/licenses/by/4.0/legalcode</rights><source>International Journal on Smart Sensing and Intelligent Systems 10(4)</source><subject>Cyclic Redundancy Check (CRC)</subject><subject>Application Specific Integrated Circuit. ASIC ..</subject><title>COMPUTATION OF FIELD PROGRAMMABLE CYCLIC REDUNDANCY CHECKS CIRCUIT ARCHITECTURE</title><type>Journal:Article</type><type>Journal:Article</type><recordID>1121965</recordID></dc>
format Journal:Article
Journal
author Bennet, M.Anto
Ravali, Lakshmi
Sughapriya, T.R.
Jenitta, J.
Vaishnavi, K.
Paree Alphonse, Priyanka
title COMPUTATION OF FIELD PROGRAMMABLE CYCLIC REDUNDANCY CHECKS CIRCUIT ARCHITECTURE
publishDate 2017
topic Cyclic Redundancy Check (CRC)
Application Specific Integrated Circuit. ASIC ..
url https://zenodo.org/record/1121965
contents In this work we are going to simulate a field programmable cyclic redundancy check circuit architecture. The transmitted data or stored data must be free from error. The increased use of error correction techniques by digital communications designers has created a demand for tools to evaluate and exercise error correction coding approaches before they are committed to expensive ASICs or firmware. Cyclic redundancy check is an error detection method but it can be used only for a specific application. A field programmable circuit is one which enables a wide range of polynomial width and input port width to be used with in the same circuit. The parameters are reprogrammable and it is fully flexible. The circuit also consists of an embedded configuration controller that reduces the programming time and complexity. The hardware cost is reduced and the line speed is increased. The primary tool used is modelsim 6.1a.
id IOS16997.1121965
institution DEFAULT
institution_type library:public
library
library DEFAULT
collection DEFAULT
city DEFAULT
province DEFAULT
repoId IOS16997
first_indexed 2022-06-06T05:24:58Z
last_indexed 2022-06-06T05:24:58Z
recordtype dc
merged_child_boolean 1
_version_ 1739484027368243200
score 17.538404