Skip to content
  • Tentang IOS
  • Join Us
  • Hubungi Kami
  • Organisasi Mitra
  • Akun Anda
  • Keluar
  • Masuk
  • Bahasa Indonesia
    • Bahasa Indonesia
    • English
Lanjutan
  • Cari:
  • Koleksi Nasional
Menampilkan 1 - 1 of 1 untuk pencarian: '', lama mencari: 0.08s
Daftar  Grid  Visual 

Please enable Javascript.

Please upgrade your browser.

What am I looking at?

Search Tools: Get RSS Feed — Email this Search — Save Search

Persempit Pencarian

Hapus Filter
Topik: In implementing parallel multi-dimensional image filtering algorithms
Sektor
1 Library Special 1
Institusi
1 ZAIN Publications
Koleksi
1 Cognizance Journal of Multidisciplinary Studies
Format
1 Journal Article 1 Journal 1
Topik
In implementing parallel multi-dimensional image filtering algorithms 1 field programmable gate array (FPGA) provide beyond the low-level line-by-line hardware description language programming. High level abstract hardware-oriented parallel programming method can structurally bridge this gap. Currently 1 image filtering algorithm is implemented on cyclone-IV FPGA device. By this 1 lower power consumption of 0.97W down to 0.39W respectively at maximum sampling frequency of up to 230 MHZ .the functional implementation of all processes using verilog HDL code of FPGA has been compiled on Quartus-II software tool 1 power is a major factor for implementing any algorithm. In this paper
Pengarang
1 Mohammad Sohana Parveen1, Poonam Swami2 & C.Deepika3
Tahun
1 2018

Opsi Pencarian

  • Sejarah Pencarian
  • Pencarian Lanjut

Temukan Lebih Banyak

  • Penelusuran Katalog
  • Penelusuran Alfabetis

Butuh Bantuan?

  • Tips Pencarian
  • Admin
  • Hubungi Kami
© 2025 Perpustakaan Nasional Republik Indonesia
Loading...